## ECSE 222 VHDL Assignment 6

## Yutong Wang 260839723

## Hongtao Xu 260773785

- 1. Why is it better to use two FSMs, rather than one, in the implementation of the sequence detector from Section 3?
  - ➤ Because when we use two FSMs for sequence detector out\_1 and out\_2, the two FSMs can work at the same time so the result of out\_1 and out\_2 can update at approximately the same time. If we use one single FSM, then the circuit will be more complicate and there may be delay between the two outputs out\_1 and out\_2.
- 2. Briefly explain your VHDL code implementation of all circuits

➤ For the sequence detector



The above are the two states maps for the two. FSMs. The first one is for the 'loll' sequence detector, the second one is the 'oolo' sequence detector. We can see both of the two states maps have 5 states, and the output is 'D' for State A, B, C, D. Output is 'I' for state E.

so in the VHDL code, we first define 5 different states for both '1011' detector and '0010' detector. Then we define two signals (current state and next state) and use them to represent the relationship between States.

Then use a process block, since veset is active low, so if veset = 0 then output = 0, and use another if Statement to let signal convent. State (= next\_state when enable = 1 and rising\_edge (clk)

Then use another process block to describe the States diagram.

Last we connect the output out-1 and art-2 to the signal current-state. When current-state is at state E, then output is 1, when current-state is at other states, output = 6

## For the sequence counter

2 Sequence Counter

The sequence counter is implemented using the sequence and two 3-bits counter. One counts for out-1, the other counts of out\_2.

In addition to the VHDL code of the sequence detector, we define two more signals. Count\_signal\_one and count\_signal\_two they are both integer range from 0 to 7.

Since the output increase by I everytime the Cument state reaches state E, so we use the when statement and write; when stare  $E \Rightarrow Count signal one < Count signal one + 1$ 

Also when the convent state is at states A, B, C, D, the output remain it's previous valve.

So we write ; when others => Gunt\_signal\_one <= Count\_signal\_one

Last we relate the output. Cont. 1. and cont. 2 to the Signals. Count. signal one and Count. signal. two by using to unsigned.

> For the wrapper



3. Provide waveforms for each of the individual circuits (each section) and for the wrapper.

➤ For the sequence detector



> For the sequence counter



Test for enable signal:





Note: To revert to EPWave opening in a new browser window, set that option on your user page.

➤ When I increase the runtime of the wrapper code, the Epwave can only display up to 107,600,000,000 ns. So the screenshots above

don't include the full ROM output sequence, but I think they are able to show that my VHDL code for the Wrapper works properly.

4. Perform timing analysis of the wrapper and find the critical path(s) of the circuit. What is the delay of the critical path(s)?

```
    Log

    Share

# Info:
                          CTE Path Report
# Info: Critical path #1, (path slack = 17.614):, Logic Levels = 3
# Info: SOURCE CLOCK: name: clk period: 20.000000
# Info:
           Times are relative to the 1st rising edge
# Info: DEST CLOCK: name: clk period: 20.000000
# Info:
           Times are relative to the 2nd rising edge
# Info: NAME
                                     GATE
                                                DELAY
                                                         ARRIVAL DIR FANOUT LEVEL
# Info: reg_q(0)/C
                                   FDCE
                                                         0.000
                                                                 uр
# Info: reg_q(0)/Q
                                  FDCE
                                               0.456
                                                         0.456
                                                                 up
# Info: cnt(0)
                                   (net)
                                               0.393
                                                                       6
                                                                             0
# Info: ix39222z60357/I5
                                   LUT6
                                                         0.849
                                                                 up
# Info: ix39222z60357/0
                                   LUT6
                                               0.124
                                                         0.973
                                                                 up
# Info: nx39222z7
                                   (net)
                                               0.333
                                                                             1
# Info: ix39222z1571/I3
                                   LUT6
                                                         1.306
                                                                 uр
                                               0.124
# Info: ix39222z1571/0
                                   LUT6
                                                         1.430
                                                                 dn
# Info: nx39222z3
                                   (net)
                                               0.432
# Info: ix3034z1316/I0
                                                         1.862
                                   LUT2
                                                                 dn
# Info: ix3034z1316/0
                                   LUT2
                                               0.124
                                                         1.986
                                                                 dn
# Info: nx3034z1
                                   (net)
                                               0.333
                                                                       1
                                                                             3
# Info: reg_current_state_two(0)/D FDPE
                                                         2.319
                                                     20.000
# Info:
                       Initial edge separation:
# Info:
                        Source clock delay:
                                                      1.692
                        Dest clock delay:
# Info:
                                                      1.692
# Info:
# Info:
                        Edge separation:
                                                     20.000
# Info:
                        Setup constraint:
                                                     0.067
# Info:
# Info:
                        Data required time:
                                                   19.933
# Info:
                        Data arrival time:
                                                    2.319
                                                              ( 35.71% cell delay, 64.29% net delay )
# Info:
# Info:
                        Slack:
                                                     17.614
\mbox{\# Info: End CTE Analysis }\ldots CPU Time Used: 0 sec.
```

- The critical path is from reg\_q(0)/C to reg\_current\_state\_two(0)/D
- $\triangleright$  Delay of the path = 20 -slack = 20 17.614 = 2.386 s
- 5. Report the number of pins and logic modules used.

|                 | Wrapper      |
|-----------------|--------------|
| Logic           | Used: 39     |
| Utilization (in | Avail: 63400 |
| LUTs)           |              |
| Total pins      | Used: 16     |
| _               | Avail: 210   |